[Solved] CS301 Assignment 12

$25

File Name: CS301_Assignment_12.zip
File Size: 178.98 KB

SKU: [Solved] CS301 Assignment 12 Category: Tag:
5/5 - (1 vote)

Rate this product

Q 1) A processor has a baseline IPC of 0.8 for a certain program. 30% of the programs instructions are memory operations. It has two levels of caches.The L1 instruction cache has a hit rate of 100%, and hit time of 1 cycle (part of the baseline IPC computation). The L1 data cache miss rate is 5% and the L2 miss rate is 50% for the given program. The L1 data cache hit time is 1 cycle (part of the baseline IPC computation), and the L2 hit time is 10 cycles. The L2 miss penalty is 100 cycles.

Reviews

There are no reviews yet.

Only logged in customers who have purchased this product may leave a review.

Shopping Cart
[Solved] CS301 Assignment 12
$25